

# Hardware Description Language Verilog

Material based on Synopsys University Courseware and Synopsys CES Developed by Vazgen Melikyan

# Agenda

The role and classification of HDLs

Verilog

Finite State Machine Review



#### What is HDL?

- Hard & Difficult Language?
  - No, means **H**ardware **D**escription **L**anguage
- High Level Language
  - To describe the circuits by syntax and sentences
  - As oppose to circuit described by schematics
  - Allows designers to model the **concurrency** of process found in hardware
- Widely used HDLs
  - Verilog Similar to C
  - -SystemVerilog Similar to C++
  - VHDL Similar to PASCAL



# **Design Levels**

| Level                 | Modeling Object                                            | Example of<br>Modeling Object                             | Mathematical<br>Apparatus | HDL                       |
|-----------------------|------------------------------------------------------------|-----------------------------------------------------------|---------------------------|---------------------------|
| System                | Structural Circuit                                         | RAM bus CPU                                               | Queuing theory            | SystemVerilog,<br>SystemC |
| Register-<br>Transfer | Functional Circuits<br>on the level of<br>multibit devices | Add Accumulator Input Command Register +1 Command Counter | Boolean Algebra           | Verilog,VHDL              |
| Gate                  | Circuit on the level<br>of gates and flip-<br>flops        |                                                           |                           |                           |

# **Design Levels (2)**

| Level   | Modeling Object    | Example of Modeling Object | Mathematical<br>Apparatus                                         | HDL   |
|---------|--------------------|----------------------------|-------------------------------------------------------------------|-------|
| Circuit | Electrical Circuit |                            | System of differential equations                                  | Spice |
| Device  | IC Components      | n+<br>p+<br>n+<br>p        | System of<br>differential<br>equations with<br>partial derivative |       |

# **HDL Usage in Digital Design Flow**



# Verilog

1984:

 Verilog was developed by Gateway Design Automation as a proprietary language for logic simulation.

1989:

Gateway was acquired by Cadence

1990:

 Verilog was made an open standard under the control of Open Verilog International.

1995:

 The language became an IEEE standard (IEEE STD) 1364) and was updated in 2001 and 2005.

# **SystemVerilog**

- SystemVerilog is the industry's first unified hardware description and verification language
- Started with Superlog language to Accellera in 2002
- Verification functionality (base on OpenVera language) came from Synopsys
- In 2005 SystemVerilog was adopted as IEEE Standard (1800-2005). The current version is 1800-2009



#### IEEE-1364 / IEEE-1800



Verilog 2005 (IEEE Standard 1364-2005) consists of minor corrections, spec clarifications, and a few new language features



**IEEE** IEEE Standard for SystemVerilog-Unified Hardware Design, Specification, and Verification Language IEEE Computer Societ

SystemVerilog is a superset of Verilog-2005, with many new features and capabilities to aid design-verification and design-modeling

# **Simulation and Synthesis**

- The two major purposes of HDLs are logic simulation and synthesis
  - -During simulation, inputs are applied to a module, and the outputs are checked to verify that the module operates correctly
  - -During synthesis, the textual description of a module is transformed into logic gates
- Circuit descriptions in HDL resemble code in a programming language. But the code is intended to represent hardware
- Not all of the Verilog commands can be synthesized into hardware



# **Simulation and Synthesis**

- Our primary interest is to build hardware, we will emphasize a synthesizable subset of the language
- Will divide HDL code into synthesizable modules and a test bench (simulation)
  - -The synthesizable modules describe the hardware.
  - The test bench checks whether the output results are correct (only for simulation and cannot be synthesized)



# Types of modeling

#### Behavioral

- Models describe what a module does.
- Use of assignment statements, loops, if, else kind of statements

#### Structural

- Describes the structure of the hardware components
- Interconnections of primitive gates (AND, OR, NAND, NOR, etc.) and other modules







```
module comb cell (input a,b, output y,z);
                                                         from this...
 assign y = a \&\& b;
 assign z = ! y ;
endmodule
module seq cell (input d1,d2, clk, output reg q1,q2);
 always @( posedge clk)
 begin
     q1 \ll d1;
     q2 \ll d2;
 end
endmodule
module top (input IN1, IN2, CLK, output OUT1, OUT2, ASYNC, output reg SYNC);
 wire aux1,aux2,aux3,aux4;
 // continous assignment
 assign ASYNC = IN1 && IN2 ;
 //procedural block
 always @ (posedge CLK)
 begin
   SYNC = IN1 && (!IN2);
 end
 //instantiation
 seq cell sc in (.clk(CLK), .d1(IN1), .d2(IN2), .q1(aux1), .q2(aux2));
 comb cell cc (.a(aux1), .b(aux2), .y(aux3), .z(aux4));
 seq cell sc out (.clk(CLK), .dl(aux3), .d2(aux4), .q1(OUT1), .q2(OUT2));
endmodule
```

#### To this... q1\_reg q2\_reg ASYNC U6 AND2X1 IN2 OUT1 SC\_in HierarchyBlock CC OUT1 HierarchyBlock SC\_out HierarchyBlock OUT2 CLK OUT2 U8 NOR2X0 SYNC IN1 SYNC\_reg q1\_reg U1 NAND2X1 q2\_reg



# Verilog

Modeling concept

Basic concept

Behavioral modeling

Data flow modeling

Gate level modeling

Tasks and functions



# Verilog Modeling Concept

#### **Levels of Abstraction**

#### Behavioral

-The highest level of abstraction provided by Verilog HDL. A module is implemented in terms of the desired design algorithm

#### Data Flow

—At this level the module is designed by specifying the data flow

#### Gate Level

—The module is implemented in terms of logic gates and interconnections between these gates

#### Switch Level

-This is the lowest level of abstraction provided by Verilog. A module can be implemented in terms of switches, storage nodes and the interconnections between them

# **Design Methodologies**



#### Top-Down Design

- –Define the top-level block
- Identify the sub-blocks necessary to build the top-level block
- Sub-blocks are formed by leaf cells which cannot be further divided
- Bottom-up Design
  - -Build macro cells using leaf cells
  - –Move up the hierarchy until the top-level is reached

# Verilog Basic Concept

#### Module

- Module
  - –Basic building block
  - Only user-declared object type
  - -Element or a collection of lower level design blocks

#### **Module Header Format**

```
Traditional header format
module
  count(Cout, Cin, clk);
input Cin, clk;
output Cout;
reg Cout;
endmodule
```

```
Newer header format

module count (output
Cout, input Cin, clk);

reg CoutR;

assign Cout=CoutR;

.......
endmodule
```

### **Lexical Conventions**

- Comments
- Numbers
- Strings
- Identifier
- Operators



## **Lexical Conventions: Comments**

| Comments                                                       |                                                                                                          |  |  |
|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--|--|
| Syntax                                                         | Example                                                                                                  |  |  |
| One line comment- //comment Multiple line comment- /*comment*/ | sum=a+b // This is a one line comment d[1]=1'b0; /* d[0]=1'b1;  This is a multiple-line comment block */ |  |  |

#### **Lexical Conventions: Identifiers**

#### Identifiers

- Names given to objects
- –Cannot start with a number or dollar sign (\$)
- -Can start with alphabetic character or underscore

```
wire a1; // wire is a keyword, a1 is an identifier output sum; // output is a keyword, sum is an identifier
```



#### **Lexical Conventions: Numbers**

Sized numbers <size>`<base format><number>

```
-5`b10111 // 5-bit binary number
-16`hcdab // 16-bit hexadecimal number
-3`d7 // 3-bit decimal number
```

Unsized numbers

```
-16549 // 32-bit decimal number by default-`o21 // 32-bit octal number
```



# **Lexical Conventions: Numbers (2)**

- x or z values
  - -x unknown value
  - –z high impedance value
  - —16`h536x // This is a 16-bit hexadecimal value with 4 least significant bits unknown
- Negative numbers
  - -Number with a minus sign before the size of a constant number
  - --10`d9



# **Lexical Conventions: Numbers (3)**

- Underscore, Question mark
  - -"\_" character anywhere in a number except the first character-16`b1010\_0110\_1101
  - —"?" question mark substitutes z in numbers for better readability —8`b111?



# **Lexical Conventions: Strings**

- Strings
  - Any characters enclosed by double quotes
    - "Verilog HDL Concepts"

# **Data Types**

- Nets
- Vectors
- Registers
- Arrays

# **Data Types: Nets**

| Name | Keyword                | Default value | Default size |
|------|------------------------|---------------|--------------|
| net  | wire, supply0, supply1 | Z             | 1bit         |

```
wire net1;
wire net2, net4;
supply0 vss;
```

# **Data Types: Registers**

| Name     | Keyword | Default value | Default size |
|----------|---------|---------------|--------------|
| register | reg     | X             | 1bit         |

```
reg register1;
reg register2,
register3;
```



# **Data Types: Vectors**

- Wire or register which is more than 1 bit in size
  - –Definition syntax
    - -<data type> [<start>:<end>] <identifer>
  - -Reference syntax
    - -<variable\_name>{array\_reference}

```
reg [3:0] output; // output is a 4-bit register
wire [31:0] data; // data is a 32-bit wire
reg [7:0] a;
data[3:0] = output; // partial assignment
output = 4'b0101; // assignment to the whole register
data[24]; // referencing to 24th bit
```



# **Data Types: Arrays**

### Array

- –Definition syntax
  - -<data\_type\_spec> {size} <variable\_name> {array\_size}
- -Reference syntax
  - -<variable\_name> {array\_reference} {bit\_reference}

```
reg data [7:0]; // 8 1-bit data elements
integer [3:0] out [31:0]; // 32 4-bit output elements
out[3][27]; // referencing bit number 27 in the 3rd
element
```



# **Parameter Types**

#### Parameters

- -Parameters are unsigned integer constants by default
- -Must be assigned when declared. Width defaults are enough for the value assigned
- –May be declared signed (but many tools reject it)
- –May be declared real (but not synthesizable)
- –May be typed by vector index range
- -Declaration allowed anywhere in module, but local parameter proffered in body

```
parameter lsb = 7;
parameter size = 8, word = 32;
parameter frequency =100;
parameter clk_cycle = frequency / 2;
```



# **Lexical Conventions: Operators**

- Operators
  - –Unary operators
    - -stand before the operand
  - -Binary operators
    - -stand between two operands
  - -Ternary operators
    - -have two separate operators that separate three operands



# **Operator Types**

| Operator Type        | Operator                |
|----------------------|-------------------------|
| Arithmetic operators | *, /, +, -, %           |
| Logical operators    | &&,   , !               |
| Relational operators | >, <, >=, <=            |
| Equality             | = =, !=, = = =, != =    |
| Bitwise operators    | ~, &,  , ^, (~^, ^~)    |
| Reduction Operator   | &, ~&,  , ~ , ^, ~^, ^~ |
| Shift Operator       | >>, <<                  |
| Concatenation        | {, }                    |
| Replication          | $c = \{4\{a\}\}\$       |
| Conditional          | ?:                      |

# **Operator Precedence**

| Operators                 | Operator Symbols       |
|---------------------------|------------------------|
| Unary                     | + - ! ~                |
| Multiply, Divide, Modulus | * / %                  |
| Add, Subtract             | + -                    |
| Shift                     | << >>                  |
| Relational                | < <= > >=              |
| Equality                  | == != === !==          |
| Reduction                 | &, ~&<br>^, ^~<br> , ~ |
| Logical                   | &&<br>                 |
| Conditional               | ?:                     |

Highest Precedence

Lowest Precedence



### **Sequential Blocks**

### Sequential Blocks

- -Statements in a sequential block are processed in the order they are specified
- A statement is executed only after its preceding statement completes execution (except for non-blocking assignments)
- —If delay or event control is specified it is relative to the simulation time, i.e. execution of the previous statement

### **Parallel Blocks**

- Statements in a parallel block are executed concurrently
- Ordering of statements is controlled by the delay or event control assigned to each statement
- If delay or event control is specified, it is relative to the time the block was entered

### **Comparison of Sequential and Parallel Blocks**

- Fundamental difference between sequential and parallel blocks:
  - –All statements in a parallel block start at the time when the block was entered
  - -Thus, the order in which the statements are written in the block is not important

# Parallel Blocks (2)

### Example

```
reg x, y;
reg [1:0] z, w;
initial

fork

x = 1'b0;
#5 y = 1'b1;
#10 z = {x, y};
#20 w = {y, x};
join

x completes at simulation time 0
y completes at simulation time 5
z completes at simulation time 10
w completes at simulation time 20
```

### **Basic Compiler Directives**

- Syntax: `<keyword> Example:
  - -`define MAX 16`b11111111111111;
    - The given 16-bit number will be substituted wherever `MAX appears
  - include integrator.v
    - Includes the contents of Verilog source file in another Verilog file during compilation
  - -`timescale <reference time unit>/<time\_precision>
    - -<reference time unit> specifies the unit of measurement for times and delays
    - -<time\_precision> specifies the precision to which the delays are rounded off during simulation



# Verilog Behavioral Modeling

## **Behavioral Modeling Blocks**

- Blocks
  - -Always
  - –Event-based timing control
  - -Branch
  - -Case, casex, casez



### **Behavioral Modeling Blocks: Always Block**

| Syntax                | Example                                                                                                                                     |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| always operation_name | module pulse; reg clock; initial clock = 1'b0; // start the clock at 0 always #10 clock = ~clock; /* toggle every 10 time units*/ endmodule |

## **Behavioral Modeling Blocks: Event-based Timing Control**

| Syntax           | Example                                                                                                                                                                                                                                                                                   |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| @(event) op_name | <ul> <li>@ (clock) a = b;</li> <li>when the clock changes value, execute a = b</li> <li>@ (negedge clock) a = b;</li> <li>when the clock change to a 0, execute a=b</li> <li>a = @(posedge clock) b;</li> <li>evaluate b immediately and assign to a on a positive clock edge.</li> </ul> |

# **Behavioral Modeling Blocks: Branch Statements**

| Syntax                                                            | Example                 |
|-------------------------------------------------------------------|-------------------------|
| <pre>if (conditional_expression) statement{ else statement}</pre> | if (x!=1) a=2; else a=5 |



# **Behavioral Modeling Blocks: Case**

| Syntax             | Example            |
|--------------------|--------------------|
| case(op)           | case(S3)           |
| op1:operation1     | 00:A=00            |
| op2:operation2     | 01:A=01            |
| op3:operation3     | 10:A=10            |
| op4:operation4     | 11:A=11            |
| default:operation5 | default:operation5 |
| endcase            | endcase            |

### Behavioral Modeling Blocks: casex, casez

Two variations of the case statement

### -casez

-Treats all z values in the case alternatives or the case expression as don't cares, all bit positions with z can also be represented by ? in that position

### -casex

-Treats all x and z values in the case item or the case expression as don't cares

```
reg [3:0] encoding;
  integer state;
 casex (encoding)
4'blxxx : next state
         = 3;
4'bx1xx : next state
         = 2;
4'bxx1x : next state
         = 1;
4'bxxx1 : next state
         = 0;
default : next state
         = 0;
      endcase
```

-An input encoding = 4'b10xz would cause next\_state = 3 to be executed



### **Behavioral Modeling**

- Definition of blocking and non-blocking procedural assignments
- Delay-based timing control mechanism in behavioral modeling
- The significance of structured procedures always and initial in behavioral modeling
- Event-based timing control mechanism in behavioral modeling
- Level-sensitive timing control mechanism in behavioral modeling
- Conditional statements using if and else
- Multiway branching, using case, casex, and casez statements
- Looping statements while, for, repeat, and forever
- Sequential and parallel blocks



### **Procedural Assignments**

- Update values of reg, integer, real, or time variables
  - -Blocking
  - -Non-blocking



### **Procedural Assignments: Blocking Assignments**

- Blocking assignment statements are executed in the order they are specified in a sequential block
- A blocking assignment will not block execution of statements that follow in a parallel block
- The = operator is used to specify blocking assignments

### **Procedural Assignments: Blocking Assignments (2)**

### Example



## **Procedural Assignments: Non-Blocking Assignments**

- Non-blocking assignments allow scheduling of assignments without blocking execution of the statements that follow in a sequential block
- A <= operator is used to specify non-blocking assignments



## Procedural Assignments: Non-Blocking Assignments (2)

### Example



### **Blocking vs. Non-Blocking**

- Why use <= to specify flip-flops</li>
- Blocking

```
begin
  A = B;
  C = D;
end
```

- Assignment of C blocked until A = B completed → They executed in sequence
- Non Blocking

```
begin
    A <= B;
    C <= D;
end</pre>
```

– Assignment of C not blocked until A = B completed → They executed in parallel

## **Blocking vs. Non-Blocking**

# Blocking begin

$$a = b;$$

$$c = a;$$

end



### Non-Blocking

end





## **Blocking Statements**

Hand execute the following

```
//test fixture
initial begin
   a = 4'h3; b = 4'h4;
end
//code
always @ (posedge clock)
   c = a + b;
   d = c + a;
end
```

Results?

## **Non Blocking Statements**

Contrast it with this code

```
//test fixture
initial begin
   a = 4'h3; b = 4'h4; c = 4'h2;
end
//code
always @(posedge clock)
   c <= a + b;
   d <= c + a;
end</pre>
```

Results?

### **Blocking vs. Non Blocking**

- Which describes better what you expect to see?
  - Non blocking assignment
- Note
  - Use non blocking for flip flops
  - Use blocking for combinational logic
    - Logic can be evaluated in sequence
    - Not synchronized to clock
  - –Don't mix them ion the same procedural block



### Implementation of a 4 to 1 Multiplexor Using if Statement

```
module multiplexor4 1 (out, in1, in2, in3, in4, cntrl1, cntrl2);
   output out;
   input in1, in2, in3, in4, cntrl1, cntrl2;
   reg out; // Note that this is now a register
   always @(in1 or in2 or in3 or in4 or cntrl1 or cntrl2)
      if (cntrl1==1)
         if (cntrl2==1)
            out = in4;
         else out = in3;
      else
         if (cntrl2==1)
            out = in2;
         else out = in1;
endmodule
```

# Implementation of a 4 to 1 Multiplexor Using Case Statement

```
module multiplexor4 1 (out, in1, in2, in3, in4, cntrl1, cntrl2);
   output out;
   input in1, in2, in3, in4, cntrl1, cntrl2;
   req out; // note must be a register
   always @(in1 | in2 | in3 | in4 | cntrl1 | cntrl2)
      case ({cntrl2, cntrl1}) // concatenation
         2'b00 : out = in1;
         2'b01 : out = in2;
         2'b10 : out = in3;
         2'b11 : out = in4;
         default: $display("Please check control bits");
      endcase
endmodule
```

# Verilog Data Flow Modeling

### **Data Flow Modeling**

- Describe the continuous assignment (assign) statement
- Assignment delay, implicit assignment delay, net declaration delay
- Expressions, operators, operands (already mentioned)
- Examples of digital circuits modeling in Verilog



### **Assign Statement**

- assign out = in1 & in2;
  - -Continuous assign
  - -Out is a net
  - -i1 and i2 are nets
- assign addit[15:0] = addit1[15:0] ^ addit2[15:0];
  - -Continuous assign for vector nets, addr is a 16 bit vector net
  - -Addi1 and addit2 are 16-bit vector registers
- •assign  $\{cout, sum[3:0]\} = a[3:0] + b[3:0] + cin;$ 
  - -Concatenation
  - –Left-hand side is a concatenation of a scalar net and a vector net

### **Delays**

- Delay values control the time between the change in a right-hand-side operand and when the new value is assigned to the left-hand side.
  - -Regular assignment delay
  - -Implicit continuous assignment delay
  - Net declaration delay



### **Implicit Net Declaration**

- If a signal name is used to the left of the continuous assignment, an implicit net declaration will be inferred for that signal name.
- If the net is connected to a module port, the width of the inferred net is equal to the width of the module port.

```
// Continuous assign.
out is a net.
wire i1, i2;
assign out = i1 & i2;
```

Out was not declared as a wire but an implicit wire declaration for out is done by the simulator



### Regular Assignment Delay

- 1. When signals in 1 and in 2 go high at time 20, out goes to a high 10 time units later (time = 30).
- 2. When in 1 goes low at 60, out changes to low at 70.
- 3. However, in 1 changes to high at 80 but it goes down to low before 10 time units have elapsed.
- 4.Hence at the time of recomputation, 10 units after time 80, in1 is 0. Thus, out gets the value 0. A pulse of width less than the specified assignment delay is not propagated to the output.



# **Implicit Continuous Assignment Delay**

 An equivalent method is to use an implicit continuous assignment to specify both a delay and an assignment on the net

```
//implicit continuous assignment delay
wire #10 out = in1 & in2;

//same as
wire out;
assign #10 out = in1 & in2
```

### **Net Declaration Delay**

- A delay can be specified on a net when it is declared without putting a continuous assignment on the net.
- If a delay is specified on a net out, then any value change applied to the net out is delayed accordingly. Net declaration delays can also be used in gate-level modeling.

```
//Net Delays
wire # 10 out;
assign out = in1 & in2;

//The above statement has the same effect as the following.
wire out;
assign #10 out = in1 & in2;
```

### **Logic Statement Implementation**

# **The Conditional Operator**

| Syntax                                                      | Example                                                                                                                                                                                            |
|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| conditional_expression ? true_expression : false_expression | module multiplexor4_1 (out, in1, in2, in3, in4, cntrl1, cntrl2); output out; input in1, in2, in3, in4, cntrl1, cntrl2; assign out = cntrl1 ? (cntrl2 ? in4 : in3) :(cntrl2 ? in2 : in1); endmodule |

# Verilog Gate Level Modeling

# **Gate Level Modeling**

- Identify logic gate primitives provided in Verilog
- Truth tables for and/or, buf/not and bufif/notif type gates
- Examples of gate-level designs
- Rise, fall and turn-off delays in the gate-level design

# **Gate Types**

- And/Or
- Buf/not
- Bufif/notif
- UDP

# Gate Types: And/Or, Buf/Not Gates





# **Gate Types: Examples**

Examples of gate instantiations

```
wire OUT, IN1, IN2, IN3;
   // Basic gate instantiations
   and gate1 (OUT, IN1, IN2);
   nand gate2 (OUT, IN1, IN2);
   or gate3 (OUT, IN1, IN2);
   nor gate4 (OUT, IN1, IN2);
   xor gate5 (OUT, IN1, IN2);
   xnor gate6 (OUT, IN1, IN2);
   // More than 2 inputs: 3 input and gate
   and gate7 (OUT, IN1, IN2, IN3);
   // Gate instantiation without instance name
   nand (OUT, IN1, IN2); // This is also a legal instantiation
```

## **Truth Tables for AND/OR Gates**

| AND | 0 | 1 | X | z |
|-----|---|---|---|---|
| 0   | 0 | 0 | 0 | 0 |
| 1   | 0 | 1 | X | X |
| X   | 0 | x | х | x |
| Z   | 0 | X | X | x |

| NOR | 0 | 1 | X | z |
|-----|---|---|---|---|
| 0   | 0 | 1 | X | X |
| 1   | 1 | 1 | 1 | 1 |
| X   | х | 1 | X | x |
| Z   | X | 1 | X | X |

| XOR | 0 | 1 | x | z |
|-----|---|---|---|---|
| 0   | 0 | 1 | X | X |
| 1   | 1 | 0 | X | X |
| X   | X | X | X | X |
| Z   | X | X | X | X |



# **Truth Tables for AND/OR Gates (2)**

| NAND | 0 | 1 | х | z |
|------|---|---|---|---|
| 0    | 1 | 1 | 1 | 1 |
| 1    | 1 | 0 | X | X |
| x    | 1 | x | x | x |
| Z    | 1 | X | X | X |

| NOR | 0 | 1 | x | Z |
|-----|---|---|---|---|
| 0   | 1 | 0 | X | Х |
| 1   | 0 | 0 | 0 | 0 |
| x   | X | 0 | х | X |
| Z   | X | 0 | Х | X |

| XNOR | 0 | 1 | x | Z |
|------|---|---|---|---|
| 0    | 1 | 0 | x | x |
| 1    | 0 | 1 | X | X |
| X    | x | X | X | X |
| Z    | x | X | X | X |



### **Truth Tables for Buf/Not Gates**

| BUF | in | out |
|-----|----|-----|
|     | 0  | 0   |
|     | 1  | 1   |
|     | X  | X   |
|     | Z  | X   |

| NOT | in | out |
|-----|----|-----|
|     | 0  | 1   |
|     | 1  | 0   |
|     | X  | X   |
|     | Z  | X   |



# **Gate Types: Bufif/Notif Gates**



# **Gate Types: Examples (2)**

Examples of gate instantiations

```
wire OUT, IN, CONTROL;

// Basic instantiations of bufif gates
bufif1 b_1 (OUT, IN, CONTROL);
bufif0 b_0 (OUT, IN, CONTROL);

// Basic instantiations of notif gates
notif1 n_1 (OUT, IN, CONTROL);
notif0 n_0 (OUT, IN, CONTROL);
```

### **Truth Tables for Bufif/Notif Gates**

| CO |   | 1 |   | _                   |
|----|---|---|---|---------------------|
| CO | n | т | r | $\boldsymbol{\cap}$ |
|    |   |   |   |                     |

|    | BUFIF1 | 0 | 1 | X | z |
|----|--------|---|---|---|---|
|    | 0      | Z | 0 | L | L |
| in | 1      | Z | 1 | Н | Н |
|    | Х      | Z | х | Х | Х |
|    | Z      | Z | X | X | Х |

#### control

|    | BUFIF0 | 0 | 1 | X | z |
|----|--------|---|---|---|---|
|    | 0      | 0 | Z | L | L |
| in | 1      | 1 | Z | Н | Н |
|    | X      | Х | Z | X | X |
|    | Z      | X | Z | X | X |



# **Truth Tables for Bufif/Notif Gates (2)**

#### control

| in | NOTIF1 | 0 | 1 | X | Z |
|----|--------|---|---|---|---|
|    | 0      | Z | 1 | Н | Н |
|    | 1      | Z | 0 | L | L |
|    | X      | Z | X | X | X |
|    | Z      | Z | X | X | X |

#### control

|    | NOTIF0 | 0 | 1 | X | z |
|----|--------|---|---|---|---|
|    | 0      | 1 | Z | Н | Н |
| in | 1      | 0 | Z | L | L |
|    | Х      | Х | Z | X | X |
|    | Z      | Х | Z | X | X |

# **Gate Delays**

- Rise delay is associated with a gate output transition to 1 from another value.
- Fall delay is associated with a gate output transition to 0 from another value.
- Turn-off delay is associated with a gate output transition to the high impedance value (z) from another value.





# Gate Delays (2)

- Delay specifications
  - One delay is specified its value is used for all transitions
  - -Two delays are specified they refer to rise and fall delay values respectively
  - -Three delays are specified they refer to rise, fall and turn-off delay values respectively
  - -Default value is zero



# Gate Delays (3): Example

```
// Delay is equal to trans_delay for all transitions
   nand #(trans_delay) g1 (out, in1, in2);

// Rise and Fall delays are specified
  and #(rise_delay, fall_delay) g2 (out, in1, in2);

// Rise, Fall and Turn-off delays are specified
  bufif0 #(5,7,9) b1 (out, in , control);
```

# **Specify Block Example**

```
module Fullpath(output[2:0] Qbus, output z, input A, B, C, CLOCK);
......(functionality omitted)......

specify
specparam tALL=10, tR=20, tF=21;
    (A,B,C *>Qbus) = tALL;
    (CLOCK *> Qbus) = (tR, tF);
endspecify
endmodule
```

# **UDP**

| Logic/state Representation/transition                                              | Abbreviation |
|------------------------------------------------------------------------------------|--------------|
| Don't care (0, 1, or X)                                                            | ?            |
| Transitions from logic x to logic y (xy). (01), (10), (0x), (1x), (x1), (x0), (?1) | (xy)         |
| Transition from (01)                                                               | R or r       |
| Transition from (10)                                                               | Rorr         |
| (01), (0X), (X1): positive transition                                              | P or p       |
| (10), (1x), (x0): negative transition                                              | N or n       |
| Any transition                                                                     | * or (??)    |
| Binary don't care (0, 1)                                                           | B or b       |

# **UDP (2)**

Latch with asyncronous reset

```
primitive latch (q, clock, reset, data);
  input clock, reset, data;
  output q;
  req q;
  initial q=1'b1; //initialization
  table
     // clock reset data q q+
    0 0 : ? : 0;
  endtable
endprimitive
```

#### **Ports**

- Descriptions
  - ports provide the interface by which a module can communicate with its environment
- Types
  - input, output or inout (implicitly all are declared as wire in Verilog)
- Port Data Types
  - input or input ports cannot be of type reg, because reg variables store values
  - input ports should only reflect the changes of the external signals they are connected to

```
module DFF (dout,din,clk,resetn);
  output dout;
  input din,clk,resetn;
  reg dout; // As the output of D Flip-Flop holds value it is declared as reg
  always @(posedge clk or negedge resetn)
    if (~resetn) dout<=0;
      else dout<=din;
endmodule</pre>
```

#### **Port Connection Rules**

#### Ports

- -Inputs
  - -Internally, input ports must always be of the type net
  - -Externally, the inputs can be connected to a variable which is reg or net

#### -Outputs

- -Internally, output ports can be of the type reg or net
- -Externally, the outputs must always be connected to a net

#### -Inouts

- -Internally, inout ports must always be of the type net
- -Externally, inout ports must always be connected to a net



# **Port Connection Rules (3)**

- Connections
  - −By order
  - −By name



# **Port Connection Rules: By Order**

#### Example

```
module TOP;
    reg data_in,clock,resetn;
    wire data_out;

// In the following block DFF module is instantiated and is called DFF_TEST
// Signals are connected to ports in order
    DFF_DFF_TEST (data_out,data_in,clock,resetn);
    ...
    <Stimulus>
endmodule
```

# **Port Connection Rules: By Name**

- Connecting ports by name
  - —In large designs where the number of ports is great it may seem hard to use the ordered method of port connection
  - -Verilog provides the capability to connect external signals to ports by the port names
  - —As long as the port name is not changed the order of ports in the port list of a module can be rearranged without changing the port connections in module instantiations

```
DFF DFF_TEST (.din(data_in), .dout(data_out), .resetn(resetn), .clk(clock));
```



# Gate Level Implementation of a 4 to 1 Multiplexer



# Gate Level Implementation of a 4 to 1 Multiplexer: Verilog Description

```
module multiplexor4 1(out, in1, in2, in3, in4, cntrl1, cntrl2);
   output out;
   input in1, in2, in3, in4, cntrl1, cntrl2;
   wire notcntlr1, notcntrl2, w, x, y, z;
   not (notcntrl1, cntrl1);
   not (notcntrl2, cntrl2);
   and (w, in1, notcntrl1, notcntrl2);
   and (x, in2, notcntrl1, cntrl2);
   and (y, in3, cntrl1, notcntrl2);
   and (z, in4, cntrl1, cntrl2);
   or (out, w, x, y, z);
endmodule
```

# Verilog Tasks and Functions

### **Tasks and Functions**

#### Tasks

- -Can be addressed by means of hierarchical names
- Included in design hierarchy
- -Arguments
  - -Output
  - Inout
  - Input

#### Functions

- –Can be addressed by means of hierarchical names
- Included in design hierarchy
- -Arguments
  - Input



#### **Differences Between Tasks and Functions**

#### Functions

- A function can enable another function but not another task
- Functions always execute in 0 simulation time
- Functions must not contain any delay, event or timing control statements
- Functions must have at least one input argument. They can have more than one input
- Functions always return a single value. They cannot have output or inout arguments

#### Tasks

- A task can enable other tasks and functions
- Tasks may execute in non-zero simulation time
- Tasks may contain delay, event, or timing control statements
- Tasks may have zero or more arguments of type input, output or inout
- Tasks do not return with a value but can pass multiple values through output and inout arguments



#### **Tasks**

- Keywords task and endtask
- Use tasks if any of these conditions is true
  - -There are delay, timing or event control constructs in the procedure
  - -The procedure has zero or more than one output arguments
  - The procedure has no input arguments

```
task bitwise_oper;
  output [15:0] ab_and, ab_or, ab_xor;
  input [15:0] a,b;
  begin
    #10 ab_and = a & b;
    ab_or = a | b;
    ab_xor = a ^ b;
  end
endtask
```

```
// A and B are input arguments to the task
// Somewhere in module
bitwise_oper (AB_AND, AB_OR, AB_XOR, A, B);
```

task invocation



#### **Functions**

- Keywords function and endfunction
- Use functions if all of these conditions are true
  - -There are no delay, timing or event control constructs in the procedure
  - The procedure returns a single value
  - -There is at least one input argument

```
function calc_parity;
  input [31:0] address;
  begin
    calc_parity = ^ address
  end
endfunction
// addr is an input to the function
// Somewhere in module
parity = calc_parity(addr);

function invocation
```



# **Summary**

- Tasks and functions are used to define common Verilog functionality that is used in many places in the design.
- Tasks can take any number of input, inout or output arguments. Delay, event or timing control constructs are permitted in tasks. Tasks can enable other tasks and functions.
- Functions are used when exactly one return value is required and at least one input argument is specified. Delay, event or timing control constructs are not permitted in functions. Functions can invoke other functions but cannot invoke other tasks.
- Tasks and functions are included in a design hierarchy and can be addressed by hierarchical name referencing.
- A register with name as the function name is declared implicitly when a function is declared. The return value of the function is passed back in this register.

# Finite State Machine Review

# Finite-State machine Abstraction



# Finite-State machine Abstraction

- Clocked Storage Elements: Flip-Flops and Latches should be viewed as synchronization elements, not merely as storage elements!
- Their main purpose is to synchronize fast and slow paths:
  - Prevent the fast path from corrupting the state
- Function of clock signals is to provide a reference point in time when the FSM changes states



# **FSM - Types**

- Moore machine
  - Outputs depend solely on state vector (simplest to design)



- Mealy machine
  - -Outputs depend on inputs and state vector (only use it if smaller or faster machines are needed)



# Finite-State machine State Changes



### Finite-State machine Critical Path

Critical path is defined as the chain of gates in the longest (slowed) path thought the logic





# FSM Implementation Design example

- A level-to-pulse converter produces a single-cycle pulse each time its input goes high.
- In other words, it's a synchronous rising-edge detector.
- Sample uses:
  - Buttons and switches pressed by humans for arbitrary periods of time
  - -Single-cycle enable signals for counters







### FSM Implementation State Diagram (Moore implementation)



| Current<br>State |                | In | Next State       |                  | Out |
|------------------|----------------|----|------------------|------------------|-----|
| S <sub>1</sub>   | S <sub>0</sub> | L  | S <sub>1</sub> + | S <sub>0</sub> + | Р   |
| 0                | 0              | 0  | 0                | 0                | 0   |
| 0                | 0              | 1  | 0                | 1                | 0   |
| 0                | 1              | 0  | 0                | 0                | 1   |
| 0                | 1              | 1  | 1                | 1                | 1   |
| 1                | 1              | 0  | 0                | 0                | 0   |
| 1                | 1              | 1  | 1                | 1                | 0   |

# FSM Implementation Logic implementation



# FSM Implementation Mealy implementation

 Since outputs are determined by state and inputs, Mealy FSMs may need fewer states than Moore FSM implementations





| Pre<br>State | In | Next<br>State  | Out |
|--------------|----|----------------|-----|
| S            | L  | S <sup>+</sup> | Р   |
| 0            | 0  | 0              | 0   |
| 0            | 1  | 1              | 1   |
| 1            | 0  | 0              | 0   |
| 1            | 1  | 1              | 0   |



# FSM Implementation Moore/Mealy trade-off

- Remember that the difference is in the output:
  - Moore outputs are based on state only
  - Mealy outputs are based on state and input
  - -Therefore, Mealy outputs generally occur one cycle earlier than a Moore:



- Compared to a Moore FSM, a Mealy FSM might...
  - Be more difficult to conceptualize and design
  - Have fewer states

### HDL FSM Implementation Binary Encoding

Straight encoding of states

- For n states, there are [log<sub>2</sub>(n)] flip-flops needed
- This gives the least numbers of flip-flops
- Good for "Area" constrained designs
- Number of possible illegal states = 2<sup>[log</sup><sub>2</sub><sup>(n)]</sup>—n
- Drawbacks:
  - Multiple bits switch at the same time = Increased noise and power
  - Next state logic is multi-level = Increased power and reduced speed



### HDL FSM Implementation Gray-Code Encoding

Encoding using a gray code where only one bit switches at a time

- For n states, there are [log<sub>2</sub>(n)]flip-flops needed
- This gives low power and noise due to only one bit switching
- Good for "power/noise" constrained designs
- Number of possible illegal states =  $2^{[\log_2(n)]}$ \_n
- Drawbacks:
  - -The next state logic is multi-level = Increased power and reduced speed



# HDL FSM Implementation One-Hot Encoding

Encoding one flip-flop for each state

- For n states, there are n flip-flops needed
- The combination logic is one level (i.e., a decoder)
- Good for speed
- Especially good for FPGA due to "Programmable Logic Block"
- Number of possible illegal states = 2<sup>n</sup>-n
- Drawbacks:
  - Takes more area



# HDL FSM Implementation State Encoding Trade-Offs

Typically trade off Speed, Area, and Power



# HDL FSM Implementation FSM Coding goals

- The FSM coding style should be easily modified to change state encodings and FSM styles
- The coding style should be compact
- The coding style should be easy to code and understand
- The coding style should facilitate debugging
- The coding style should yield efficient synthesis results



- One of the best Verilog coding styles
- Code the FSM design using two always blocks,
  - –One for the sequential state register
  - One for the combinational next-state and combinational output logic.



```
parameter [1:0]
IDLE=2'b00, BBUSY=2'b01,BFREE=2'b10;
reg [1:0] state, next;
always @(posedge clk or negedge rst n)
if (!rst n) state <= IDLE;</pre>
            state <= next;</pre>
else
always @(state or in1 or in2) begin
next = 2'bx; out1 = 1'b0;
case (state)
  IDLE : if (in1) next = BBUSY;
         else
                   next = IDLE;
  BBUSY: begin
         out1 = 1'b1;
         if (in2) next = BBUSY;
         else
                   next = BFREE;
         end
  //...
endcase
end
```

- Use parameters to define state names because the state name is a constant that applies only to the FSM module
- The sequential always block is coded using nonblocking assignments, in order to module sequential logic (accurately simulate hardware)

```
parameter [1:0]
IDLE=2'b00, BBUSY=2'b01,BFREE=2'b10;
reg [1:0] state, next;
always @(posedge clk or negedge rst n)
                                                 2
if (!rst n) state <= IDLE;</pre>
            state <= next;</pre>
else
always @(state or in1 or in2) begin
next = 2'bx; out1 = 1'b0;
case (state)
  IDLE : if (in1) next = BBUSY;
                   next = IDLE;
         else
  BBUSY: begin
         out1 = 1'b1;
         if (in2) next = BBUSY;
         else
                   next = BFREE;
         end
  //...
endcase
end
```



- 3. The combinational always block sensitivity list is sensitive to changes on the state variable and all of the inputs referenced in the combinational always block.
- 4. Assignments within the combinational always block are made using Verilog blocking assignments, in order to module sequential logic (accurately simulate hardware)

```
parameter [1:0]
IDLE=2'b00, BBUSY=2'b01,BFREE=2'b10;
reg [1:0] state, next;
always @(posedge clk or negedge rst n)
if (!rst n) state <= IDLE;</pre>
            state <= next;</pre>
else
always @(state or in1 or in2) begin
                                                3
next = 2'bx; out1 = 1'b0;
case (state)
 IDLE : if (in1) next = BBUSY;
         else
                  next = IDLE;
  BBUSY: begin
         out1 = 1'b1;
         if (in2) next = BBUSY;
         else
                  next = BFREE;
         end
  //...
endcase
end
```



- 5. Default output assignments are made before coding the case statement (this eliminates latches and reduces the amount of code required to code the rest of the)
- 6. Placing a default next state assignment on the line immediately following the always block sensitivity list is a very efficient coding style

```
parameter [1:0]
IDLE=2'b00, BBUSY=2'b01,BFREE=2'b10;
reg [1:0] state, next;
always @(posedge clk or negedge rst n)
if (!rst n) state <= IDLE;</pre>
else
            state <= next;</pre>
always @(state or in1 or in2), begin
>next = 2'bx; out1 = 1'b0; 5
case (state)
  IDLE : if (in1) next = BBUSY;
                next = IDLE;
         else
  BBUSY: begin
         out1 = 1'b1;
         if (in2) next = BBUSY;
         else next = BFREE;
         end
endcase
end
```





### **Examples**

What is the behavior and matching logic for this code fragment?

```
always @(clk or D)
  if (clock) Q >= D;
```

What is the behavior and code for this schematic?



### **Combinational Logic**

- Combinational logic example
- How would you describe the behavior of this function in words?



• And in code?



### Input Logic to Flip-Flops

- What is the behavior of the following code?
- What is the corresponding schematic?

```
always @(posedge clk)
  if (c)
    out <= b;
  else
  out <= a;</pre>
```





- Unintentional latches
  - Detected after reading the design
  - How to fix: make sure every variable is assigned for every way code is executed (except for flip flops)
  - If unfixed: you can have glitches on "irregular clock" to latch cause set up and hold problems in actual hardware (transient failures)

```
always @(a or b) begin
  if (a) c = ~b;
  else d = |b;
end
```



- Incomplete sensitivity list
  - Detected after reading the design
  - How to fix: all logic inputs have to appear in sensitivity list or use always @(\*) (Verilog 2001)
  - If unfixed: since simulation results won't match what actual hardware will do, bugs can remain undetected

```
always @ (a or b) begin
  if (a) c = b ^ a;
  else c = d & e;
  f = c | a;
end
```



- Unintentional wired-or logic
  - Detected after reading the design, variables cannot be assigned in more than one block
  - How to fix: redesign hardware so that every signal is driven by only one piece of logic (or redesign s a tri-state buf if that is the intention)
  - If unfixed: unsynthesizable, this is a symptom of not designing before coding

```
always @ (a or b)
    c = |b;

always @ (d or e)
    c = ^e;
```



- Improper startup
  - Cannot be detected
  - How to fix: make sure don't cares are propagated
  - If unfixed: possible undetected bug in reset logic

```
always @ (posedge clock)
  if (a) q <= d;

always @ (q or e)
  case (q)
    0: f = e;
  default: f = 1;
  endcase</pre>
```

- Feedback in combinational logic
  - Either results in
    - Latches, when the feedback path is short
    - Timing Arcs when feedback path is convoluted
  - Fix by redesigning logic to remove feedback
    - Feedback can only be through FFs



**WRONG** 



OK



- Incorrect use of FOR loops
  - -Only correct use is to iterate through an array of bits
  - If in doubt, do not use it
- Unconstrained timing
  - To calculate permitted delay, synthesis must know where the FFs are
  - If you have a path from input port to output port that does not path through a FF, synthesis cannot calculate timing
  - -To fix: revisit modules partitioning (see later) to include FFs in all paths



### Data storage and Verilog arrays

Simple RAM Model

```
module RAM (output [7:0] Obus,
           input [7:0] Ibus,
           input [3:0] Adr,
           input Clk, Read
reg [7:0] Storage [15:0];
reg [7:0] ObusReg;
assign Obus = ObusReg;
always @(posedge Clk)
  if (Read==1'b0) Storage[Adr] = Ibus;
  else          ObusReg = Storage[Adr];
endmodule
```

### Data storage and Verilog arrays

Counter

### Parameter example

```
module Adder (A, B, Cin, S,Cout, Clk);
                                                A[N-1:0]
                                                             Adder
parameter N=8;
                                                                        S[N-1:0]
                                                B[N-1:0]
                                                             N-bits
input [N-1:0]A, B;
input Cin;
                                                              (8 by
                                                                        Cout
input Clk;
                                                 Cin
                                                             default)
output [N-1:0] S;
                                                           reg-ouputs
output Cout;
reg [N-1:0] S;
                                                          Clk
reg Cout;
//module internals
endmodule
                                             module Adder #(parameter N=8)
                                                             (input [N-1:0]A, B,
                                                              input Cin,
                                                              input Clk,
      \mathbf{\nabla}
                                                              output reg [N-1:0] S,
         Style
      Verilog
                                                              output reg Cout
                           ANSI C style
                                              //module internals
                                              endmodule
```

### **Hierarchy Example**

```
module TOP (input t1, t2, t3, output t4, t5, t6);
 wire w1, w2, w3;
 ALU \#(.S(2)) U1 (.a1(t1), .a2(t2), .a3(t3), .a4(w1), .a5(w2), .a6(w3));
 MEM U2 (w1, w2, w3, t4, t5, t6);
endmodule
                                                                             TOP
                                                                                            U1
module ALU (input a1, a2, a3, output a4, a5, a6);
                                                                               ALU
                                                                                           S1
 parameter S=4;
                                                                                       FIFO
 reg rsl;
 wire sig;
                                                                                           U2
 FIFO S1 (.f1(rsl), .f3(sig));
                                                                               MEM
 //...
endmodule
module FIFO #(parameter F=2)
             (input f1, output reg f2);
 //...
endmodule
```

### **Example**



```
module mux(a, b, c, d, s, out);
input [7:0] a, b, c, d;
input [1:0] s;
output [7:0] out;
reg [7:0] out;
// used in procedural statement
always @ (s or a or b or c or d)
  case (s)
    2'b00: out = a;
    2'b01: out = b;
    2'b10: out = c;
    2'b11: out = d;
  endcase
endmodule
```



### Thank You

